NNCI ETCH WORKSHOP SI DRIE IN PLASMATHERM DEEP SILICON ETCHER. Usha Raghuram Stanford Nanofabrication Facility Stanford, CA May 25, 2016

Similar documents
High Aspect Ratio DRIE on the STS ICP-RIE

STS DRIE User SOP Location: NRF Cleanroon, Dry Etch Bay

STS Advanced Oxide Etch DRIE System Trends

EMN04, October 2004, Paris, France OPTIMIZED ULTRA-DRIE FOR THE MEMS ROTARY ENGINE POWER SYSTEM

Edge Isolation Tool. Standard Operating Procedure. Version 1.1. Date: Prepared by, Sandeep S S. Department of Electrical Engineering

STS PECVD Instructions

STS ICP-RIE. Scott Munro (2-4826,

University of MN, Minnesota Nano Center Standard Operating Procedure

Quartz etch process to improve etch depth linearity and uniformity using Mask Etcher IV

Xactix XeF2 OPERATION MANUAL

Standard Operating Manual

March CS-1701F Reactive Ion Etcher

Arizona State University NanoFab PLASMATHERM 790 RIE. Version A

Standard Operating Manual

MANUAL FOR SPTS APS (DIELECTRICS ETCHER)

Unaxis ICP/RIE SOP Revision 8 09/30/16 Page 1 of 5. NRF Unaxis ICP/RIE Etch SOP

Manufacturing Processes for WSi 2 -GPSOI Substrates and their Influence on Cross-talk Suppression and Inductance

Arizona State University Center for Solid State Electronic Research. Table of Contents. Issue: C Title: Oxford Plasmalab 80plus (Floey) Page 1 of 8

Usage Policies Notebook for Xenon Difluoride (XeF 2 ) Isotropic Si Etch

Notes-PECVD: Chamber 1

PLASMA ENHANCED CHEMICAL VAPOR DEPOSITION (PECVD) SOP OXFORD PLASMALAB SYSTEM 100

R I T. Title: STS ASE Semiconductor & Microsystems Fabrication Laboratory Revision: Original Rev Date: 01/21/ SCOPE 2 REFERENCE DOCUMENTS

University of MN, Minnesota Nano Center Standard Operating Procedure

Investigation of Cr Etch Chamber Seasoning Pavel Nesladek a, Guenther Ruhl b, Marcel Kristlib b

Usage Policies Notebook for STS DRIE System

Operating Procedures for the. SAMCO ICP RIE System

Effects of deep reactive ion etching parameters on etching rate and surface morphology in extremely deep silicon etch process with high aspect ratio

Plasma-Therm PECVD. Operating Characteristics. Operating Instructions. Typical Processes. I. Loading. II. Operating

University of Minnesota, MN Nano Center Standard Operating Procedure

COMELEC C-30-S Parylene Coating System

NORDSON MARCH PX-1000 PLASMA ASHER STANDARD OPERATING PROCEDURE Version: 1.0 July 2016

Usage Policies Notebook for Trion RIE / ICP Dry Etch

OXFORD PLASMALAB 80PLUS (CLOEY)

2.830J / 6.780J / ESD.63J Control of Manufacturing Processes (SMA 6303) Spring 2008

Indian Institute of Technology Kanpur Samtel Centre for Display Technologies

JETFIRST 150 RTA SYSTEM OPERATING MANUAL Version: 2 Feb 2012

Unaxis PECVD. SiH4 (5% in He)

Characterization and Modeling of Wafer and Die Level Uniformity in Deep Reactive Ion Etching (DRIE)

Savannah S100 ALD at SCIF, UC Merced Standard operating Procedure

March Asher Operation

REACTIVE ION ETCHING OF SILICON DIOXIDE USING BOTH OXYGEN AND CARBON DIOXIDE AS GAS ADDITIVES. dames E. Constantino ABSTRACT

Experimental Characterization of Topography Induced Immersion Bubble Defects

RAPID THERMAL PROCESSOR (Annealsys AS-ONE 150) Lab Manual

Karl Suss MJB4 Mask Aligner

Plasma 1 (Technics) Standard Operating Procedure. Revision: 1.0 Last Updated: Feb.5/2013, Revised by Grace Li

Warnings: Notes: Revised: January 8,

Standard Operating Procedure. For. PVD E-Beam

Plasma Cleaner. Yamato Scientific America. Contents. Innovating Science for Over 125 Years. Gas Plasma Dry Cleaner PDC200/210/510 PDC610G.

Cambridge NanoTech: Savannah S100. Table of Contents

University of MN, Minnesota Nano Center Standard Operating Procedure

Photolithography. Operating Instructions

Plasma Asher: March PX-500 User guide (May-30, 2017)

Refinements in the Plasma Processing of Polyimide and B.C.B.

Nanofabrication Facility: ECR Etcher SOP Rev. 01b, March 06. Standard Operating Procedure for PlasmaQuest ECR II Etching

OPERATION. Estimated kerf width compensation. HPR260 Manual Gas Instruction Manual 4-9

Standard Operating Manual

Lam Rainbow and TCP Product Status Checklist. System Type: Poly Etcher System Model: 4420 D.O.M.:

Basic ICP Operating Procedures

Leaks, contamination and closed loop control how RGAs make coating processes more profitable

1.1 Equipment: substrate, wafer tweezers, metal targets 1.2 Personal Protective Equipment: nitrile gloves, safety glasses 1.

Xactix Xenon Difluoride Etcher

Title: Xactix XeF2 Etcher Semiconductor & Microsystems Fabrication Laboratory Revision: A Rev Date: 03/23/2016

1)! DO NOT PROCEED BEYOND THIS MARK

The MRL Furnaces USED FOR THIS MANUAL COVERS

Plasma II (AXIC) Standard Operating Procedure. Revision: 1.0 Last Updated: Feb.6/2013, Revised by Grace Li

KARL SUSS MJB3 MASK ALIGNER STANDARD OPERATING PROCEDURE

Approved by Principal Investigator Date: Approved by Super User: Date:

EUV Mask Handling Standards

Mitos Fluika Pressure and Vacuum Pumps Datasheet

5.1.3 Mechanical Hazards Drive assemblies have sufficient power to cause injury. Keep hands, fingers, clothing and tools clear of moving parts.

Trion PECVD SOP IMPORTANT: NO PLASTIC, TAPE, RESISTS, OR THERMAL PASTE ARE ALLOWED IN THE CHAMBER

EE 432 Lab 3 PMOS source/drain lithography and diffusion

Chapter 2 General description of the system

Operation of the contact mask aligner Canon PPC 210 Projection Print Camera

BekkTech s Procedures For Performing In Plane Membrane Conductivity Testing

Process: Chlorine etch. Item Qty Description Price/Unit Total

Warnings: Notes: Revised: October 5, 2015

The SPI Sputter Coater Handbook

MJB4 Mask Aligner Operating Procedure. Effective Date: 07/12/2012 Author(s): Jiong Hua Phone:

Remote Plasma Cleaning from a TEM Sample Holder with an Evactron De-Contaminator ABSTRACT

Standard Operating Manual

SEM LEO 1550 MANUAL. I. Introduction. Generality

LOW PRESSURE EFFUSION OF GASES revised by Igor Bolotin 03/05/12

DESIGN AND CHARACTERIZATION OF 20NM SOI MOSFET DOPING ABRUPTNESS DEPENDENT

High Performance Mass Spectrometers

Usage Policies Notebook for NanoFurnace Furnace (EasyTube 3000 System)

Design and Technology Solutions for Development of SiGeMEMS devices. Tom Flynn Vice President, Sales Coventor

& Contact Resistance Between Cantilever Type and New MEMS Type Probe Cards

VS Series Leak Detectors for Vacuum Furnaces LEAK DETECTION FOR VACUUM FURNACES

STICTION: THE HIDDEN MENACE

FT28_mks.qxp 21/11/ :06 Page 1

DOS in Food Science & Nutrition, Manasagangotri, Mysore

SSI Solaris 150 RTA Revision /27/2016 Page 1 of 9. SSI Solaris 150 RTA

Equipment Standard Operating Procedure Greg Allion and Kimberly Appel

Angstrom Dielectric Sputterer Operation Manual

FTC130 Transmitter. Operating Manual

APPLICATION OF TOOL SCIENCE TECHNIQUES TO IMPROVE TOOL EFFICIENCY FOR A DRY ETCH CLUSTER TOOL. Robert Havey Lixin Wang DongJin Kim

Login to ilab Kiosk. Revised 05/22/2018. Load your sample:

Chuck Cleaning Wafer (CCW) to remove dusts / particles on wafer chuck (Electrostatic, Vacuum, Mechanical) to be cause of machine troubles

MECHANICAL WAVES AND SOUND

Transcription:

NNCI ETCH WORKSHOP SI DRIE IN PLASMATHERM DEEP SILICON ETCHER Usha Raghuram Stanford Nanofabrication Facility Stanford, CA May 25, 2016

PLASMATHERM DEEP SI ETCHER PROCESS PARAMETERS Process Parameters/ Limits Process pressure, Max = 100mT Backside He cooling pressure, max = 10 Torr ICP power 2MHz, max = 3500 W Bias voltage 1kHz-100kHz, max = 1500 V Electrode temp, max = 40 C; min = -40 C Lid temp, Max = 180 C Liner temp, max = 180 C Spool temp, max = 180 C Process gases, max flow C4F8 = 420 sccm SF6 = 653.4 sccm Ar = 48.5 sccm O2 = 48.25 sccm

1 403 805 1207 1609 2011 2413 2815 3217 3619 4021 4423 4825 5227 5629 6031 6433 6835 7237 7639 8041 PLASMATHERM DEEP SI ETCHER Unique Features of PlasmaTherm Deep Si Etcher ICP Power at 2MHz Has a matching network as well as frequency tuning option. Range for frequency tuning 1.85-2.15MHz Normal mode of operation frequency tuning for faster tuning ALD valves for the two main gases, C4F8 and SF6 Gases are always flowing valve directs the gas to the chamber or to the pump During etch SF6 to the chamber and C4F8 to the pump and during dep vice versa. Enables faster switching between etch and dep Pressure can be controlled by either valve position or pressure set point Bias voltage generator at 100kHz Bias waveform controls switching of bias voltage between 100kHz and 1kHz for SOI process (8msec periods) Morphing function Selected parameters can be changed as the etch progresses 300 250 200 150 100 50 0 DFMB DFMB

PLASMATHERM DEEP SI ETCHER PROBLEMS & FIXES Pressure stability During problem period operated in position control mode Root cause: Throttle valve leak; Fix: Replaced and retrained Bias voltage cannot reach set point during the strike step Reset bias generator. Black residues on wafer; slow etch rate Chamber clean and conditioning DSEC device net nodes off line Frame IO error DSEC IO connector was loose. Secured the connection

PLASMATHERM DEEP SI ETCHER PROBLEMS & FIXES ICP Reflected power/ impedance errors Occurs periodically mostly from Etch B to Dep step transition and when pressure change is high Thorough chamber clean and conditioning reduces the frequency of errors Run long etches in process in PM, No transfer mode. Installed DSEC computer collect more detailed error log for PlasmaTherm Wafer dropped in chamber Root cause: Resist in clamp area or on the back of the wafer Implemented edge bead removal including wafer flat area; Upgraded the software to include a step for slower lifting of clamp after process. Clamp goes up by a few mm and stops for 30-60 sec (can be programmed) thereby allowing time for wafers to drop off gently back on to the chuck. Need addition steps in recipe.

DEEP SI ETCH STD RECIPE QUAL SUMMARY 4 Si wafers with resolution mask pattern on 1um 3612 photo resist were used Pattern density on the wafer is ~25% Wafers were etched using the recipe DSE FAT for 20 cycles Time in dep step was 2.5s/cycle in recipe 1 and 2.0s in recipe 2 Otherwise, recipe conditions were identical Si step height was measured using Alpha Step and PR on wide features The etch rate and selectivity data are as follows: Recipe 1: Si Loss/ cycle = 0.9375um; Si ER = 8.035um/min; Si:PR Sel = 107.6 Recipe 2: Si Loss/cycle = 0.901um; Si ER = 8.317um/min; Si:PR Sel = 100.3 SEM X-sections were performed through a series of long lines 10-100um wide X-Section data indicate no significant difference in Si loss between recipes There is an CD dependence for ER up to ~40um for both recipes With recipe 2, there is a slight reentrancy in profile on wide features Depth measurement from SEM X-Section Line Width Recipe 1, 2.5s Dep Etch depth, um Recipe 2, 2.0s Dep 10um 16.03 16.07 20um 17.49 17.02 30um 17.98 17.84 40um 18.19 18.2 50um 18.2 18.25 80um - 18.25 100um 18.2 18.23 Recipe Conditions: BSHe = 4T; Electrode = 15C, Liner = 70C, Lid = 150C, Spool = 180C; No of Cycles = 20 Dep: 150 C4F8, 30 Ar, 25mT, 2000W ICP, 10V Bias, 2-2.5s Etch A: 150 SF6, 30 Ar, 40mT, 2000W ICP, 250V Bias, 1.5s Etch B: 300 SF6, 30 Ar, 75mT, 3000W ICP, 10V Bias, 3s

DEEP SI ETCH STD RECIPE 2.5S DEP, 1.5S ETCH A, 3.0S ETCH B PT-DSE Qual 10um Line; Wafer center Sample rotated slightly to see the sidewall striations PT- DSE Qual Wide Opening Wafer Center PT-DSE Qual Wafer Center Scallops in 10um Line 5 th Cycle Scallop depth ~166nm

DEEP SI ETCH STD RECIPE - 2.0S DEP, 1.5S ETCH A, 3.0S ETCH B PT-DSE Qual 10um Line; PT- DSE Qual Wide Opening PT-DSE Qual Wafer Center Wafer center Wafer Center Some reentrancy on wider features Sample rotated slightly to see the sidewall striations

DEEP SI ETCH NANO RECIPE QUAL SUMMARY 4 Si wafers with resolution mask pattern on 1um 3612 photo resist were used Pattern density on the wafer is ~25% Etch recipe Nano; Etch rate for wide features (~4um/min; 10um in 50 cycles) Recipe Conditions BSHe = 4T; Electrode = 15C, Liner = 70C, Lid = 150C, Spool = 180C; No. of loops = 50 Dep: 150 C4F8, 30 Ar, 30mT, 1500W ICP, -10V Bias, 1.0s Etch A: 150 SF6, 30 Ar, 35mT, 1500W ICP, -350V Bias, 1.0s Etch B: 50 SF6, 30 Ar, 25mT, 1300W ICP, -10V Bias, 1.0s SEM X-sections were performed through a series of long lines 10-100um wide as well as 1.5-5um wide lines There is an CD dependence in loss up to ~20um and there is a slight reentrancy in profile; Pre-etch x-section for incoming resist profile is not available. Depth measurement from SEM X-Section Trench Dimension, um Etch Depth, um 1.5 7.193 2.0 7.442 2.5 7.705 3.0 7.984 3.5 8.201 4.0 8.356 4.5 8.558 5.0 8.646 10 9.709 20 9.953 30 9.922 40 10.05 50 10.01 80 9.953 100 9.984

DEEP SI ETCH NANO RECIPE Etch Depth dependence on trench dimension Wide Opening - Wafer Center Sidewall View 100um wide -Wafer center Etch depth = 9.984um Etch Rate 3.994um/min Scallops in 100um Line Scallop depth ~45.5nm

DEEP SI ETCH NANO RECIPE TRENCH DEPTH VS CD 1.5um Line; Depth = 7.193um 2um Line; Depth = 7.412um 3um Line; Depth = 7.984um 5um Line; Depth = 8.646um 10um Line; Depth = 9.709um 20um Line; Depth = 9.953um 40um Line; Depth = 10.05um 80um Line; Depth = 9.953um

DEEP SI ETCH NANO RECIPE 500 CYCLES (55UM DEEP) 4um Grating; 2.19um/min From Ludwig Galambos

DEEP SI ETCH SMOOTHER SIDEWALLS DOE ANALYSIS DOE Purpose: To minimize scalloping and undercut Mask: Oxide hard mask DOE Constants: ICP Power = 1500W Dep, Etch A and Etch B; Bias Voltage = 10 W dep, 250W etch A, 10 W, etch B; Pressure = 30 mt dep; 35mT etch A and 40mT etch B; Ar = 30 sccm; C4F8 (dep) = 150sccm; Number of cycles = 100; Temp = Liner = 70C; Lid = 150C; Spool = 180C Optimized Process (PT-Smooth) from DOE: SF6 (Etch B) = 100sccm; SF6 (Etch A ) = 150sccm; Temperature = -20C; Time = 1s (dep, Etch A and Etch B steps) Data and analysis are part of Andrew Ceballos & Stephen Hamann s Fall 2014 EE412 project DOE Variables Scallop Depth Mask Undercut

DEEP SI ETCH RECIPE FOR SMOOTHER SIDEWALLS Etch results for 1um holes left, and 1um lines and spaces. Magnified images of various sections of the etch profile in a 1um hole Data and analysis are part of Andrew Ceballos & Stephen Hamann s Fall 2014 EE412 project 1um lines and 1um holes were chosen for the investigation. Scallops were deeper in the top (~40nm) and none in the middle (<5nm) and minimal (~20nm) in the bottom for both holes and lines for the optimized recipe. Scallop depth variation was analyzed for both top and bottom sections (DOE analysis and conditions in the next slide. Both sections showed that a lower deposition and etch a times resulted in less scalloping with a strong statistical significance (p value = 0.034 top and 0.044 bottom). There also appears to be a weak but somewhat significant evidence for dependence on temperature (p value = 0.075 top and 0.095 bottom). Electrode temperature does greatly affect the undercut (p value =.0035), with their being practically no undercut at -20 C. This result is likely due to improved initial polymer deposition at the lower temperature.

SOI PROCESS UNDERCUT WITH ORIGINAL RECIPE Ian Flader and Yunhan Chen s EE412 Project Spring 2015 0.5 um 0.6 um 0.7 um 0.8 um 0.9 um 1u m 1.1 um 1.2 um 1.3 um 1.4 um 1.5 um Loop 1 - No of cycles = 20 Parameter Dep Etch A Etch B C4F8 sccm 150 to pump to pump SF6 sccm 150 to pump 150 30 Ar sccm 30 30 30 Pressure 30 35 40 ICP watts 1500 1500 1500 V p-p 10 250 10 waveform 1 1 1 Step time (s) 1.5 1 1 Wafer 1 Original recipe was based on PlasmaTherm recommended process No of cycles for loop 1 and 2 were chosen such that there is some unetched Si at the end of loop 2 and profile was acceptable (refer to SEM from wafer 1) Wafer 2 was etched with the same number of cycles as in the case of wafer 1 plus an additional 90 cycles in loop 3 where the bias waveform was set to 3 (25% on 100kHz bias V) As can be seen from SEM, smallest features were not cleared while wider lines were notched. There were issues with bias voltage generator and so, wafers were sent to PlasmaTherm for further development. Wafer 2 0.6 0.8 0.5um 0.7 um 0.9 um um um 1u m Loop 2 - No of cycles = 34 Parameter Dep Etch A Etch B C4F8 sccm 150 to pump to pump SF6 sccm 150 to pump 150 250 Ar sccm 30 30 30 Pressure 25 40 60 ICP watts 2000 2000 2000 V p-p 10 250 100 waveform 1 1 1 Step time (s) 2.3 1 1.5 Loop 3 - No of cycles = 90 Parameter Dep Etch A Etch B C4F8 sccm 125 15 15 SF6 sccm 75 to pump 75 100 Ar sccm 30 30 30 Pressure 20 20 20 ICP watts 1600 1250 1250 V p-p 10 400 215 waveform 3 3 3 Step time (s) 2 2 1.5

IMPROVED SOI ETCH FROM PLASMATHERM 1.0um Trench 1.5um Trench Recipe much improved and all features down to 1 um have no notching. Sub micron features did not get etched down to SiO2. There is some minor undercut at the mask

IMPROVED SOI ETCH FROM PLASMATHERM Parameter Dep Etch A Etch B Dep2 Etch A2 C 4 F 8 (sccm) 150 (150 to pump) SF 6 (sccm) (150 to pump) (150 to pump) 125 15 150 150 (100 to pump) Ar (sccm) 30 30 30 10 10 Pressure(mTorr) 25 40 45 20 30 100 Parameter Result Etch rate (µm/min) 3.3 Selectivity (Si:PR) 50:1 Profile 90.1 Undercut (µm) ~0.4 Notching (µm) ~0.1 ICP (W) 2000 2000 1000 1700 1500 Bias (Vp-p) 10 300-350(1) 10 10 600 Waveform 1 1 1 3 3 Step time (sec) 2 1.5 1.5 1 4 Loops 48 loops (4 min) 60 loops (5min) Electrode temp 15 C

RESULTS FROM STS HRM ETCHER Courtesy Edwin Ng; June 2012 No SOI pictures; but SOI recipe was used. Etch rates bit slower than the DSE recipe. Both tools are able to etch sub micron features. Aspect ratio dependence comparable. Similar scallop depths. Process trends similar between the tools

PROCESS TRENDS AND SOI ETCH -STS HRM ETCHER Courtesy Jae Woong Jeong Some notching with SOI recipe as well as undercut with overetch on SOI processes in both equipment. Process trends similar between the tools Main difference is: In STS HRM, the bias power can be cycled between on and off to dissipate the charge accumulated at the oxide interface In PlasmaTherm DSE,it cycles between 100 and 1kHz.

SUMMARY Results from four different processes on PlasmaThem Deep Si etcher were provided. Performance of PlasmaTherm etcher is comparable to sts HRM etcher. SOI etching performance is similar between the tools. Main difference is that the bias power can be cycled between on and off for SOI overetch in STS HRM while is cycles between 100-1kHz in PlasmaTherm.